Path: Top -> Journal -> Jurnal Internasional -> King Saud University -> 2019 -> Volume 31, Issue 2, April

A heuristic fault based optimization approach to reduce test vectors count in VLSI testing

Journal from gdlhub / 2019-05-29 09:36:49
By : Vinod Kumar Khera, R.K. Sharma A.K. Gupta, King Saud University
Created : 2019-05-29, with 1 files

Keyword : VLSI testing, Essential fault based test vector optimization, Independent fault based test vector optimization, Test vector count
Url : http://www.sciencedirect.com/science/article/pii/S1319157817300423#!
Document Source : WEB

In this work we have proposed a heuristic approach to reduce the test vector count during VLSI testing of standard ISCAS circuits. With the shrinking die-space and increasing circuitry on a single Integrated circuit, the number of test vectors required for testing is also increasing. The number of test vectors directly affects the total testing cost of a circuit. In this work fault based test vector optimization has been proposed. Here, test vectors have been reduced by extracting child test vectors and merging them. The proposed scheme helps in reducing the test vector count and has been tested successfully using single stuck at fault models. The results obtained illustrate the effectiveness of proposed scheme.

Give Comment ?#(0) | Bookmark

PropertyValue
Publisher IDgdlhub
OrganizationKing Saud University
Contact NameHerti Yani, S.Kom
AddressJln. Jenderal Sudirman
CityJambi
RegionJambi
CountryIndonesia
Phone0741-35095
Fax0741-35093
Administrator E-mailelibrarystikom@gmail.com
CKO E-mailelibrarystikom@gmail.com

Print ...

Contributor...

  • , Editor: sustriani

Downnload...