Path: Top -> Journal -> Telkomnika -> 2021 -> Vol 19, No 2, April

A 9.38-bit, 422nW, high linear SAR-ADC for wireless implantable system

Journal from gdlhub / 2021-09-04 15:47:51
Oleh : Silpa Kesav Velagaleti, Nayanathara K. S., Madhavi B. K., Telkomnika
Dibuat : 2021-02-04, dengan 1 file

Keyword : ADC, calibration, clock booster, DAC, dummy switch, sample and hold, successive approximation register
Url : http://journal.uad.ac.id/index.php/TELKOMNIKA/article/view/18318
Sumber pengambilan dokumen : Web

In wireless implantable systems (WIS) low power consumption and linearity are the most prominent performance metrics in data acquisition systems. successive approximation register-analog to digital converter (SAR-ADC) is used for data processing in WIS. In this research work, a 10-bit low power high linear SAR-ADC has been designed for WIS. The proposed SAR-ADC architecture is designed using the sample and hold (S/H) circuit consisting of a bootstrap circuit with a dummy switch. This SAR-ADC has a dynamic latch comparator, a split capacitance digital to analog converter (SC-DAC) with mismatch calibration, and a SAR using D-flipflop. This architecture is designed in 45 nm CMOS technology. This ADC reduces non-linearity errors and improve the output voltage swing due to the usage of a clock booster and dummy switch in the sample and hold. The calculated outcomes of the proposed SAR ADC display that with on-chip calibration an ENOB of 9.38 (bits), spurious free distortion ratio (SFDR) of 58.621 dB, and ± 0.2 LSB DNL and ± 0.4LSB INL after calibration.

Beri Komentar ?#(0) | Bookmark

PropertiNilai Properti
ID Publishergdlhub
OrganisasiTelkomnika
Nama KontakHerti Yani, S.Kom
AlamatJln. Jenderal Sudirman
KotaJambi
DaerahJambi
NegaraIndonesia
Telepon0741-35095
Fax0741-35093
E-mail Administratorelibrarystikom@gmail.com
E-mail CKOelibrarystikom@gmail.com

Print ...

Kontributor...

  • , Editor: Calvin