Path: Top -> Journal -> Telkomnika -> 2018 -> Vol. 16, No. 1, February

Asymmetrical Nine-Level Inverter Topology with Reduce Power Semicondutor Devices

Journal from gdlhub / 2018-05-30 11:19:54
Oleh : M. S. Arif, S.M. Ayob, Z. Salam, Telkomnika
Dibuat : 2018-05-30, dengan 1 file

Keyword : Multilevel inverter; reduced components; topology; polarity changer
Url : http://journal.uad.ac.id/index.php/TELKOMNIKA/article/view/8520
Sumber pengambilan dokumen : WEB

In this paper a new single-phase multilevel inverter topology is presented. Proposed topology is capable of producing nine-level output voltage with reduce device counts. It can be achieved by arranging available switches and dc sources in a fashion such that the maximum combination of addition and subtraction of the input dc sources can be obtained. To verify the viability of the proposed topology, the circuit model is developed and simulated in Matlab-Simulink software. Experimental testing results of the proposed nine-level inverter topology, developed in the laboratory, are presented. A low frequency switching strategy is employed in this work. The results show that the proposed topology is capable to produce a nine-level output voltage, capable in handling inductive load and yields acceptable harmonic distortion content.

Beri Komentar ?#(0) | Bookmark

PropertiNilai Properti
ID Publishergdlhub
OrganisasiTelkomnika
Nama KontakHerti Yani, S.Kom
AlamatJln. Jenderal Sudirman
KotaJambi
DaerahJambi
NegaraIndonesia
Telepon0741-35095
Fax0741-35093
E-mail Administratorelibrarystikom@gmail.com
E-mail CKOelibrarystikom@gmail.com

Print ...

Kontributor...

  • , Editor: sukadi

Download...